diff options
| author | Subv <subv2112@gmail.com> | 2018-06-02 14:45:50 -0500 |
|---|---|---|
| committer | Subv <subv2112@gmail.com> | 2018-06-03 22:26:36 -0500 |
| commit | b481d8a00d5f09e091e03ed4b7c4d9f9652e0969 (patch) | |
| tree | 14653c8ff9828be0cc11fbb06d41be89dc0ae41e /src/video_core/engines/shader_bytecode.h | |
| parent | 06c72b4fcf11af7a0c68ef714521b784f0c7cc5b (diff) | |
GPU: Partially implemented the shader BRA instruction.
Diffstat (limited to 'src/video_core/engines/shader_bytecode.h')
| -rw-r--r-- | src/video_core/engines/shader_bytecode.h | 13 |
1 files changed, 13 insertions, 0 deletions
diff --git a/src/video_core/engines/shader_bytecode.h b/src/video_core/engines/shader_bytecode.h index 61643e086..a57b90632 100644 --- a/src/video_core/engines/shader_bytecode.h +++ b/src/video_core/engines/shader_bytecode.h @@ -288,6 +288,19 @@ union Instruction { } } texs; + union { + BitField<20, 5, u64> target; + BitField<5, 1, u64> constant_buffer; + + s32 GetBranchTarget() const { + // Sign extend the branch target offset + u32 mask = 1U << (5 - 1); + u32 value = static_cast<u32>(target); + // The branch offset is relative to the next instruction, so add 1 to it. + return static_cast<s32>((value ^ mask) - mask) + 1; + } + } bra; + BitField<61, 1, u64> is_b_imm; BitField<60, 1, u64> is_b_gpr; BitField<59, 1, u64> is_c_gpr; |
