| Age | Commit message (Expand) | Author |
| 2023-04-27 | Move solution and projects to src | TSR Berry |
| 2023-04-09 | Implement remaining Arm64 HINT instructions as NOP (#4658) | gdkchan |
| 2023-03-11 | Misc performance tweaks (#4509) | jhorv |
| 2023-01-18 | Optimize string memory usage. Use Spans and StringBuilders where possible (#3... | Andrey Sukharev |
| 2022-12-10 | Fix Lambda Explicit Type Specification Warning (#4090) | Isaac Marovitz |
| 2022-12-05 | Make structs readonly when applicable (#4002) | Andrey Sukharev |
| 2022-10-19 | A32: Implement VCVTT, VCVTB (#3710) | merry |
| 2022-09-14 | A32/T32/A64: Implement Hint instructions (CSDB, SEV, SEVL, WFE, WFI, YIELD) (... | merry |
| 2022-09-13 | Implement PLD and SUB (imm16) on T32, plus UADD8, SADD8, USUB8 and SSUB8 on b... | gdkchan |
| 2022-09-13 | T32: Implement Asimd instructions (#3692) | merry |
| 2022-09-13 | Fix increment on Arm32 NEON VLDn/VSTn instructions with regs > 1 (#3695) | gdkchan |
| 2022-09-11 | Implement VRINT (vector) Arm32 NEON instructions (#3691) | gdkchan |
| 2022-09-10 | T32: Add Vfp instructions (#3690) | merry |
| 2022-09-10 | Implement Thumb (32-bit) memory (ordered), multiply, extension and bitfield i... | gdkchan |
| 2022-09-09 | Add ADD (zx imm12), NOP, MOV (rs), LDA, TBB, TBH, MOV (zx imm16) and CLZ thum... | gdkchan |
| 2022-09-09 | Implement VRSRA, VRSHRN, VQSHRUN, VQMOVN, VQMOVUN, VQADD, VQSUB, VRHADD, VPAD... | gdkchan |
| 2022-08-25 | Implement some 32-bit Thumb instructions (#3614) | gdkchan |
| 2022-08-05 | Implement Arm32 Sha256 and MRS Rd, CPSR instructions (#3544) | gdkchan |
| 2022-04-21 | T32: Implement load/store single (immediate) (#3186) | merry |
| 2022-03-06 | T32: Implement Data Processing (Modified Immediate) instructions (#3178) | merry |
| 2022-03-04 | T32: Implement B, B.cond, BL, BLX (#3155) | merry |
| 2022-02-22 | T32: Implement ALU (shifted register) instructions (#3135) | merry |
| 2022-02-17 | ARMeilleure: Thumb support (All T16 instructions) (#3105) | merry |
| 2022-02-08 | ARMeilleure: A32: Implement SHSUB8 and UHSUB8 (#3089) | merry |
| 2022-02-06 | ARMeilleure: A32: Implement SHADD8 (#3086) | merry |
| 2022-02-06 | ARMeilleure: OpCodeTable: Add CMN (RsReg) (#3087) | merry |
| 2022-01-19 | Implement FCVTNS (Scalar GP) (#2953) | sharmander |
| 2022-01-04 | CPU - Implement FCVTMS (Vector) (#2937) | sharmander |
| 2021-12-19 | Implement CSDB instruction (#2927) | gdkchan |
| 2021-12-08 | Implement UHADD8 instruction (#2908) | Piyachet Kanda |
| 2021-08-27 | Implement MSR instruction for A32 (#2585) | Mary |
| 2021-06-23 | Implement VORN (register) Arm32 instruction (#2396) | gdkchan |
| 2021-03-25 | Add Sqdmulh_Ve & Sqrdmulh_Ve Inst.s with Tests. (#2139) | LDj3SNuD |
| 2021-02-22 | Implement VCNT instruction (#1963) | mageven |
| 2021-01-26 | Implement PRFM (register variant) as NOP (#1956) | mageven |
| 2021-01-20 | CPU (A64): Add Fmaxnmp & Fminnmp Scalar Inst.s, Fast & Slow Paths; with Tests... | LDj3SNuD |
| 2021-01-04 | CPU (A64): Add Pmull_V Inst. with Clmul fast path for the "1/2D -> 1Q" varian... | LDj3SNuD |
| 2020-12-17 | Fix Vnmls_S fast path (F64: losing input d value). Fix Vnmla_S & Vnmls_S slow... | LDj3SNuD |
| 2020-12-16 | CPU: Implement VRINTX.F32 | VRINTX.F64 (#1776) | sharmander |
| 2020-12-15 | CPU: Implement VFMA (Vector) (#1762) | sharmander |
| 2020-12-07 | CPU: Implement VFNMA.F32 | F.64 (#1783) | sharmander |
| 2020-12-03 | CPU: Implement VFNMS.F32/64 (#1758) | sharmander |
| 2020-10-21 | Get rid of Reflection.Emit dependency on CPU and Shader projects (#1626) | gdkchan |
| 2020-10-13 | Add Umaal & Vabd_I, Vabdl_I, Vaddl_I, Vhadd, Vqshrn, Vshll inst.s (slow paths... | LDj3SNuD |
| 2020-09-01 | SIMD&FP load/store with scale > 4 should be undefined (#1522) | gdkchan |
| 2020-08-31 | CPU (A64): Add Scvtf_S_Fixed & Ucvtf_S_Fixed with Tests. (#1492) | LDj3SNuD |
| 2020-08-13 | Fix Vcvt_FI & Vcvt_RM; Add Vfma_S & Vfms_S. Add Tests. (#1471) | LDj3SNuD |
| 2020-07-19 | Implements some 32-bit instructions (VBIC, VTST, VSRA) (#1192) | Valentin PONS |
| 2020-07-17 | CPU: A32: Fix Vabs_V & Vneg_V (S8, S16, S32 & F32); add Tests. (#1394) | LDj3SNuD |
| 2020-07-17 | CPU: A32: Add Vadd & Vsub Wide (S/U_8/16/32) Inst.s with Test. (#1390) | LDj3SNuD |